X-Git-Url: https://git.stderr.nl/gitweb?a=blobdiff_plain;f=VHDLTypes.hs;h=b9db66a485220276f060c18edcb9c1419efa1fa3;hb=c170d5cf53ad578ea96b3e80b926e23c3b512295;hp=ff159fa895a6f4c51318eaaf636c2d390e36e2f6;hpb=c8034ff49822eb6e0e0696f288e20e49a1b9af6e;p=matthijs%2Fmaster-project%2Fc%CE%BBash.git diff --git a/VHDLTypes.hs b/VHDLTypes.hs index ff159fa..b9db66a 100644 --- a/VHDLTypes.hs +++ b/VHDLTypes.hs @@ -41,6 +41,9 @@ instance Ord OrdType where data HType = StdType OrdType | ADTType String [HType] | VecType Int HType | + SizedWType Int | + RangedWType Int | + SizedIType Int | BuiltinType String deriving (Eq, Ord) @@ -54,18 +57,21 @@ type TypeFunMap = Map.Map (OrdType, String) (AST.VHDLId, AST.SubProgBody) -- A map of a Haskell function to a hardware signature type SignatureMap = Map.Map CoreSyn.CoreBndr Entity +type TfpIntMap = Map.Map OrdType Int + data TypeState = TypeState { -- | A map of Core type -> VHDL Type vsTypes_ :: TypeMap, -- | A list of type declarations vsTypeDecls_ :: [AST.PackageDecItem], -- | A map of vector Core type -> VHDL type function - vsTypeFuns_ :: TypeFunMap + vsTypeFuns_ :: TypeFunMap, + vsTfpInts_ :: TfpIntMap } -- Derive accessors $( Data.Accessor.Template.deriveAccessors ''TypeState ) -- Define an empty TypeState -emptyTypeState = TypeState Map.empty [] Map.empty +emptyTypeState = TypeState Map.empty [] Map.empty Map.empty -- Define a session type TypeSession = State.State TypeState