X-Git-Url: https://git.stderr.nl/gitweb?a=blobdiff_plain;f=VHDLTypes.hs;h=b4c1d6981c2f757df4fb7c5049375aa4845bcb59;hb=46f93616d6a7ef012c5f07698d56372881196015;hp=b9db66a485220276f060c18edcb9c1419efa1fa3;hpb=78b45072fc36c7311bee97f2d9195bbc33b994cf;p=matthijs%2Fmaster-project%2Fc%CE%BBash.git diff --git a/VHDLTypes.hs b/VHDLTypes.hs index b9db66a..b4c1d69 100644 --- a/VHDLTypes.hs +++ b/VHDLTypes.hs @@ -13,6 +13,7 @@ import qualified Data.Accessor.Template -- GHC API imports import qualified Type import qualified CoreSyn +import qualified HscTypes -- ForSyDe imports import qualified ForSyDe.Backend.VHDL.AST as AST @@ -40,7 +41,7 @@ instance Ord OrdType where data HType = StdType OrdType | ADTType String [HType] | - VecType Int HType | + VecType OrdType HType | SizedWType Int | RangedWType Int | SizedIType Int | @@ -66,12 +67,11 @@ data TypeState = TypeState { vsTypeDecls_ :: [AST.PackageDecItem], -- | A map of vector Core type -> VHDL type function vsTypeFuns_ :: TypeFunMap, - vsTfpInts_ :: TfpIntMap + vsTfpInts_ :: TfpIntMap, + vsHscEnv_ :: HscTypes.HscEnv } -- Derive accessors $( Data.Accessor.Template.deriveAccessors ''TypeState ) --- Define an empty TypeState -emptyTypeState = TypeState Map.empty [] Map.empty Map.empty -- Define a session type TypeSession = State.State TypeState