X-Git-Url: https://git.stderr.nl/gitweb?a=blobdiff_plain;f=VHDLTypes.hs;h=5562c6a7a0db0fc6cf9eb10654ce88f36fc7a343;hb=87bdc71306c507319ff560d3dd3253e17e9c46fe;hp=4a1b01719300f0cc9dab8de620a19ed18b2dc21f;hpb=f2ce393c85a9ccb673f8ba2df12b7c5b649c3a34;p=matthijs%2Fmaster-project%2Fc%CE%BBash.git diff --git a/VHDLTypes.hs b/VHDLTypes.hs index 4a1b017..5562c6a 100644 --- a/VHDLTypes.hs +++ b/VHDLTypes.hs @@ -13,6 +13,7 @@ import qualified Data.Accessor.Template -- GHC API imports import qualified Type import qualified CoreSyn +import qualified HscTypes -- ForSyDe imports import qualified ForSyDe.Backend.VHDL.AST as AST @@ -41,6 +42,9 @@ instance Ord OrdType where data HType = StdType OrdType | ADTType String [HType] | VecType Int HType | + SizedWType Int | + RangedWType Int | + SizedIType Int | BuiltinType String deriving (Eq, Ord) @@ -54,13 +58,26 @@ type TypeFunMap = Map.Map (OrdType, String) (AST.VHDLId, AST.SubProgBody) -- A map of a Haskell function to a hardware signature type SignatureMap = Map.Map CoreSyn.CoreBndr Entity -data VHDLState = VHDLState { +type TfpIntMap = Map.Map OrdType Int + +data TypeState = TypeState { -- | A map of Core type -> VHDL Type vsTypes_ :: TypeMap, -- | A list of type declarations vsTypeDecls_ :: [AST.PackageDecItem], -- | A map of vector Core type -> VHDL type function vsTypeFuns_ :: TypeFunMap, + vsTfpInts_ :: TfpIntMap, + vsHscEnv_ :: HscTypes.HscEnv +} +-- Derive accessors +$( Data.Accessor.Template.deriveAccessors ''TypeState ) +-- Define a session +type TypeSession = State.State TypeState + +data VHDLState = VHDLState { + -- | A subtype with typing info + vsType_ :: TypeState, -- | A map of HsFunction -> hardware signature (entity name, port names, -- etc.) vsSignatures_ :: SignatureMap @@ -72,9 +89,6 @@ $( Data.Accessor.Template.deriveAccessors ''VHDLState ) -- | The state containing a VHDL Session type VHDLSession = State.State VHDLState --- | A substate containing just the types -type TypeState = State.State TypeMap - -- A function that generates VHDL for a builtin function type BuiltinBuilder = (Either CoreSyn.CoreBndr AST.VHDLName) -- ^ The destination signal and it's original type