X-Git-Url: https://git.stderr.nl/gitweb?a=blobdiff_plain;f=VHDLTypes.hs;h=3a8bce12f88e4fef661449443dd72a4d0c05e20a;hb=6fffdcf32a54a6372442d22a87537ee9733073ad;hp=9b48579600e86e4977f871a79f4898a82a3f27f4;hpb=c5cde0d59dbe9dccb7a7d1752f2d2e6c7001e8bb;p=matthijs%2Fmaster-project%2Fc%CE%BBash.git diff --git a/VHDLTypes.hs b/VHDLTypes.hs index 9b48579..3a8bce1 100644 --- a/VHDLTypes.hs +++ b/VHDLTypes.hs @@ -43,41 +43,41 @@ instance Ord OrdType where compare (OrdType a) (OrdType b) = Type.tcCmpType a b -- A map of a Core type to the corresponding type name -type TypeMap = Map.Map OrdType (AST.VHDLId, AST.TypeDec) +type TypeMap = Map.Map OrdType (AST.VHDLId, Either AST.TypeDef AST.SubtypeIn) --- A map of a Core type to the corresponding VHDL subtype -type SubTypeMap = Map.Map OrdType (AST.VHDLId, AST.SubtypeDec) +-- A map of Elem types to the corresponding VHDL Id for the Vector +type ElemTypeMap = Map.Map OrdType (AST.VHDLId, AST.TypeDef) -- A map of a vector Core type to the coressponding VHDL functions type TypeFunMap = Map.Map OrdType [AST.SubProgBody] -- A map of a Haskell function to a hardware signature -type SignatureMap = Map.Map String Entity +type SignatureMap = Map.Map CoreSyn.CoreBndr Entity --- A map of a builtin function to VHDL function builder -type NameTable = Map.Map String (Int, [AST.Expr] -> AST.Expr ) - -data VHDLSession = VHDLSession { +data VHDLState = VHDLState { -- | A map of Core type -> VHDL Type vsTypes_ :: TypeMap, - -- | A map of Core type -> VHDL SubType - vsSubTypes_ :: SubTypeMap, + -- | A map of Elem types -> VHDL Vector Id + vsElemTypes_ :: ElemTypeMap, -- | A map of vector Core type -> VHDL type function vsTypeFuns_ :: TypeFunMap, -- | A map of HsFunction -> hardware signature (entity name, port names, -- etc.) - vsSignatures_ :: SignatureMap, - -- | A map of Vector HsFunctions -> VHDL function call - vsNameTable_ :: NameTable + vsSignatures_ :: SignatureMap } -- Derive accessors -$( Data.Accessor.Template.deriveAccessors ''VHDLSession ) +$( Data.Accessor.Template.deriveAccessors ''VHDLState ) -- | The state containing a VHDL Session -type VHDLState = State.State VHDLSession +type VHDLSession = State.State VHDLState -- | A substate containing just the types type TypeState = State.State TypeMap +type Builder = Either ([AST.Expr] -> VHDLSession AST.Expr) (Entity -> [CoreSyn.CoreBndr] -> VHDLSession AST.GenerateSm) + +-- A map of a builtin function to VHDL function builder +type NameTable = Map.Map String (Int, Builder ) + -- vim: set ts=8 sw=2 sts=2 expandtab: