X-Git-Url: https://git.stderr.nl/gitweb?a=blobdiff_plain;f=Alu.hs;h=ea9bae8cd551db729f16850f0146b7a756c64197;hb=56b4b2edb9bd1d06cafefc12a06feb7ef5622291;hp=f444abc9fbf950d18d71cbc5aae3afd3e4a1c8ea;hpb=731f4046bba741d654acf0c4d1ab3bbe985ceeb7;p=matthijs%2Fmaster-project%2Fc%CE%BBash.git diff --git a/Alu.hs b/Alu.hs index f444abc..ea9bae8 100644 --- a/Alu.hs +++ b/Alu.hs @@ -1,26 +1,29 @@ -module Alu (main) where +module Alu where import Bits import qualified Sim main = Sim.simulate exec program initial_state mainIO = Sim.simulateIO exec initial_state +dontcare = DontCare + program = [ -- (addr, we, op) (High, Low, High), -- z = r1 and t (0) ; t = r1 (1) (Low, Low, Low), -- z = r0 or t (1); t = r0 (0) - (Low, High, DontCare), -- r0 = z (1) + (Low, High, dontcare), -- r0 = z (1) (High, Low, High), -- z = r1 and t (0); t = r1 (1) - (High, High, DontCare) -- r1 = z (0) + (High, High, dontcare) -- r1 = z (0) ] -initial_state = (Regs Low High, Low, Low) +--initial_state = (Regs Low High, Low, Low) +initial_state = ((Low, High), Low, Low) -- Register bank type RegAddr = Bit ---type RegisterBankState = (Bit, Bit) -data RegisterBankState = Regs { r0, r1 :: Bit} deriving (Show) +type RegisterBankState = (Bit, Bit) +--data RegisterBankState = Regs { r0, r1 :: Bit} deriving (Show) register_bank :: (RegAddr, Bit, Bit) -> -- (addr, we, d) @@ -28,18 +31,22 @@ register_bank :: (RegisterBankState, Bit) -- (s', o) register_bank (Low, Low, _) s = -- Read r0 - (s, r0 s) + --(s, r0 s) + (s, fst s) register_bank (High, Low, _) s = -- Read r1 - (s, r1 s) + --(s, r1 s) + (s, snd s) register_bank (addr, High, d) s = -- Write - (s', DontCare) + (s', dontcare) where - Regs r0 r1 = s - r0' = if addr == Low then d else r0 - r1' = if addr == High then d else r1 - s' = Regs r0' r1' + --Regs r0 r1 = s + (r0, r1) = s + r0' = case addr of Low -> d; High -> r0; otherwise -> dontcare + r1' = case addr of High -> d; Low -> r1; otherwise -> dontcare + --s' = Regs r0' r1' + s' = (r0', r1') -- ALU @@ -50,23 +57,15 @@ alu High a b = a `hwand` b alu Low a b = a `hwor` b type ExecState = (RegisterBankState, Bit, Bit) -exec :: (RegAddr, Bit, AluOp) -> ExecState -> (ExecState, ()) +exec :: (RegAddr, Bit, AluOp) -> ExecState -> (ExecState, (Bit)) -- Read & Exec -exec (addr, Low, op) s = - (s', ()) +exec (addr, we, op) s = + (s', z') where (reg_s, t, z) = s - (reg_s', t') = register_bank (addr, Low, DontCare) reg_s + (reg_s', t') = register_bank (addr, we, z) reg_s z' = alu op t' t s' = (reg_s', t', z') --- Write -exec (addr, High, op) s = - (s', ()) - where - (reg_s, t, z) = s - (reg_s', _) = register_bank (addr, High, z) reg_s - s' = (reg_s', t, z) - -- vim: set ts=8 sw=2 sts=2 expandtab: